x
Menu

Synthesis of Digital Systems

IIT DELHI, , Prof. Prof. Preeti Ranjan Panda

Updated On 02 Feb, 19

Overview

This course is about the automatic generation of digital circuits from high-level descriptions. Modern electronic systems are specified in Hardware Description Languages and are converted automatically into digital circuits. We will introduce the VHDL Hardware Description Language, and follow it up with a discussion of the basics of synthesis topics including High-level Synthesis, FSM Synthesis, Retiming, and Logic Synthesis.

Includes

Lecture 18: The Retiming Problem

4.1 ( 11 )

Lecture Details

Course Details

COURSE LAYOUT

Week 1  :  Course Outline and Introduction to VLSI Design Automation
Week 2  :  Hardware Description Languages and VHDL
Week 3  :  Specifying Behaviour and Structure in HDL
Week 4  :  Introduction to High-level Synthesis
Week 5  :  Compiler Transformations in High-level Synthesis
Week 6  :  Scheduling
Week 7  :  Register Allocation and Timing Issues
Week 8  :  Finite State Machine Synthesis
Week 9  :  The Retiming Problem
Week 10:  Introduction to Logic Synthesis and Binary Decision Diagrams
Week 11:  Two-level and Multi-level Logic Optimisation
Week 12:  Technology Mapping and Timing Analysis

Ratings

0


0 Ratings
55%
30%
10%
3%
2%
Comments
comment person image

Sam

Excellent course helped me understand topic that i couldn't while attendinfg my college.

Reply
comment person image

Dembe

Great course. Thank you very much.

Reply
Send